# CHAPTER-6

# Registers and Counters

Digital Design (with an introduction to the Verilog HDL) 6<sup>th</sup> Edition, M. Morris Mano, Michael D. Ciletti



ECE, IIITDM Kancheepuram

#### Registers

- Clocked sequential circuits
  - a group of flip-flops and combinational gates
  - connected to form a feedback path

```
Flip-flops + Combinational gates (essential) (optional)
```

- Circuits that include flip-flops are usually classified by the function they perform
  - Registers
  - Counters
- Register:
  - a group of flip-flops each one of which shares a common clock and is capable of storing one bit of information.
  - The flip-flops hold the binary information, and the gates determine how the information is transferred into the register.
- Counter:
  - a register that goes through a predetermined sequence of binary states

#### Shift Registers

- A register is a digital circuit with two basic functions: data storage and data movement.
- The **shift capability** of a register permits the movement of data from stage to stage





**FIGURE 8–2** Basic data movement in shift registers. (Four bits are used for illustration. The bits move in the direction of the arrows.)

#### Registers

- A n-bit register
  - n flip-flops capable of storing n bits of binary information
  - 4-bit register
- The common clock input triggers all flip-flops on the positive edge of each pulse, and the binary data available at the four inputs are transferred into the register.
- The value of (I<sub>3</sub>, I<sub>2</sub>, I<sub>1</sub>, I<sub>0</sub>) immediately before the clock edge determines the value of (A<sub>3</sub>, A<sub>2</sub>, A<sub>1</sub>, A<sub>0</sub>) after the clock edge.
- When Clear\_b input goes to 0, all flip-flops are reset asynchronously.
- The transfer of new information into a register is referred to as *loading* or *updating* the register.
- If all the bits of the register are loaded simultaneously with a common clock pulse, we say that the loading is done in parallel.
- A clock edge applied to the C inputs of the register of Fig. 6.1 will load all four inputs in parallel.

If the contents of the register must be left unchanged...?



# 4-bit register with parallel load



Clock

- The load input to the register determines the action to be taken with each clock pulse.
- When the load input is 1, the data at the four external inputs are transferred into the register with the next positive edge of the clock.
- When the load input is 0, the outputs of the flip-flops are connected to their respective inputs.
- The load input determines whether the next pulse will accept new information or leave the information in the register intact.

#### Shift Registers

- Shift register
  - A register capable of shifting the binary information held in each cell to its neighboring cell, in a selected direction, is called a *shift register*.
- Four-bit shift register



FIGURE 6.3
Four-bit shift register

the output of the rightmost

flip-flop.

#### **Shift Registers**



#### Example: Serial transfer from reg A to reg B



- The serial transfer of information from register A to register B is done with shift registers
- Suppose the shift registers in Fig. 6.4 have four bits each.
- Shift control signal enables the shift registers for a fixed time of four clock pulses in order to pass an entire word.



**Table 6.1** *Serial-Transfer Example* 

| Timing Pulse  | Shif | t Re | gist | er A | Shif | t Re | gist | er B |
|---------------|------|------|------|------|------|------|------|------|
| Initial value | 1    | 0    | 1    | 1    | 0    | 0    | 1    | 0    |
| After $T_1$   | 1    | 1    | 0    | 1    | 1    | 0    | 0    | 1    |
| After $T_2$   | 1    | 1    | 1    | 0    | 1    | 1    | 0    | 0    |
| After $T_3$   | 0    | 1    | 1    | 1    | 0    | 1    | 1    | 0    |
| After $T_4$   | 1    | 0    | 1    | 1    | 1    | 0    | 1    | 1    |

#### **FIGURE 6.4**

Serial transfer from register A to register B

#### Serial In/Serial Out Shift Registers

- The serial in/serial out shift register accepts data serially—that is, one bit at a time on a single line. Data bits are entered serially (least-significant bit first).
- It produces the stored information on its output also in serial form.



**FIGURE 8–3** Serial in/serial out shift register.



FIGURE 8-5 Logic symbol for an 8-bit serial in/serial out shift register.

#### TABLE 8-1

Shifting a 4-bit code into the shift register in Figure 8–3. Data bits are indicated by a beige screen.

| CLK     | FF0 (Q <sub>0</sub> ) | FF1 (Q <sub>1</sub> ) | FF2 (Q <sub>2</sub> ) | FF3 (Q <sub>3</sub> ) |
|---------|-----------------------|-----------------------|-----------------------|-----------------------|
| Initial | 0                     | 0                     | 0                     | 0                     |
| 1       | 0                     | 0                     | 0                     | 0                     |
| 2       | 1                     | 0                     | 0                     | 0                     |
| 3       | 0                     | 1                     | 0                     | 0                     |
| 4       | 1                     | 0                     | 1                     | 0                     |

#### **TABLE 8-2**

Shifting a 4-bit code out of the shift register in Figure 8–3. Data bits are indicated by a beige screen.

| CLK     | FF0 $(Q_0)$ | FF1 $(Q_1)$ | FF2 $(Q_2)$ | FF3 $(Q_3)$ |
|---------|-------------|-------------|-------------|-------------|
| Initial | 1           | 0           | 1           | 0           |
| 5       | 0           | 1           | 0           | 1           |
| 6       | 0           | 0           | 1           | 0           |
| 7       | 0           | 0           | 0           | 1           |
| 8       | 0           | 0           | 0           | 0           |

#### Serial In/Parallel Out Shift Registers

- Data bits are entered serially (least-significant bit first) into a serial in/parallel out shift register in the same manner as in serial in/serial out registers.
- Once the data are stored, each bit appears on its respective output line, and all bits are available simultaneously, rather than on a bit-by-bit basis as with the serial output.



**FIGURE 8–6** A serial in/parallel out shift register.

#### Parallel In/Serial Out Shift Registers

• For a register with parallel data inputs, the bits are entered simultaneously into their respective stages on parallel lines rather than on a bit-by-bit basis on one line as with serial data inputs.





- When SHIFT/LOAD is LOW, gates G1 through G4 are enabled, allowing each data bit to be applied to the D input of its respective flip-flop.
- When a clock pulse is applied, the flip-flops with D = 1 will set and those with D = 0 will reset, thereby storing all four bits simultaneously.
- When SHIFT/LOAD is HIGH, gates G1 through G4 are disabled and gates G5 through G7 are enabled, allowing the data bits to shift right from one stage to the next.
- The OR gates allow either the normal shifting operation or the parallel data-entry operation, depending on which AND gates are enabled by the level on the SHIFT/LOAD input.

(a) Logic diagram

(b) Logic symbol

#### Parallel In/Parallel Out Shift Registers

 Immediately following the simultaneous entry of all data bits, the bits appear on the parallel outputs.



FIGURE 8-14 A parallel in/parallel out register.

#### **Bidirectional Shift Registers**

A bidirectional shift register is one in which the data can be shifted either left or right.

• It can be implemented by using gating logic that enables the transfer of a data bit from one stage to the next stage to the right or to the left, depending on the level of a

control line.



# Serial addition using D flip-flops



KANCHEEPURAM

#### Universal Shift Register

- Some shift registers provide the necessary input and output terminals for parallel transfer. They may also have both shift-right and shift-left capabilities. The most general shift register has the following capabilities:
  - **1.** A *clear* control to clear the register to 0.
  - **2.** A *clock* input to synchronize the operations.
  - **3.** A *shift-right* control to enable the shift-right operation and the *serial input* and *output* lines associated with the shift right.
  - **4.** A *shift-left* control to enable the shift-left operation and the *serial input* and *output* lines associated with the shift left.
  - **5.** A *parallel-load* control to enable a parallel transfer and the *n* input lines associated with the parallel transfer.
  - **6.** *n* parallel output lines.
  - **7.** A control state that leaves the information in the register unchanged in response to the clock. Other shift registers may have only some of the preceding functions, with at least one shift operation.

#### Universal Shift Register

- A register capable of shifting in one direction only is a *unidirectional* shift register.
- One that can shift in both directions is a bidirectional shift register. If the register has both shifts and parallel-load capabilities, it is referred to as a universal shift register.

**Table 6.3** *Function Table for the Register of Fig. 6.7* 

# Mode Control s1 s0 Register Operation 0 0 No change 0 1 Shift right 1 0 Shift left 1 1 Parallel load



FIGURE 6.7

Parallel inputs

#### **Counters**

- A register that goes through a prescribed sequence of states upon the application of input pulses is called a *counter*.
- The input pulses may be clock pulses, or they may originate from some external source and may occur at a fixed interval of time or at random.
- A counter that follows the binary number sequence is called a binary counter.
- An n -bit binary counter consists of n flip-flops and can count in binary from 0 through  $2^n$  1.
- Counters are available in two categories: ripple counters and synchronous counters.
- In a ripple counter, a <u>flip-flop output transition</u> serves as a source for triggering other flip-flops.
- In a synchronous counter, the C inputs of all flip-flops receive the common clock.

# Logic 1 Reset Reset (a) With T flip-flops (b) With D flip-flops

#### **Binary Ripple Counters**

- The count starts with binary 0 and increments by 1 with each count pulse input. After the count of 15, the counter goes back to 0 to repeat the count.
- The least significant bit,  $A_0$ , is complemented with each count pulse input.
- Every time that  $A_0$  goes from 1 to 0, it complements  $A_1$ .
- Every time that  $A_1$  goes from 1 to 0, it complements  $A_2$ .
- Every time that A<sub>2</sub> goes from 1 to 0, it complements A<sub>3</sub>, and so on for any other higher order bits of a ripple counter.

**Table 6.4** *Binary Count Sequence* 

| $A_3$ | A <sub>2</sub> | $A_1$ | $A_0$ |
|-------|----------------|-------|-------|
| 0     | 0              | 0     | 0     |
| 0     | 0              | 0     | 1     |
| 0     | 0              | 1     | 0     |
| 0     | 0              | 1     | 1     |
| 0     | 1              | 0     | 0     |
| 0     | 1              | 0     | 1     |
| 0     | 1              | 1     | 0     |
| 0     | 1              | 1     | 1     |
| 1     | 0              | 0     | 0     |

2-bit Binary countdown counter?







**Up/Down counter** 

#### **Synchronous Counters**

- Sync counter
  - A common clock triggers all flip-flops simultaneously
- Design procedure
  - apply the same procedure of sync seq ckts
  - Sync counter is simpler than general sync seq ckts

# 4-bit binary counter

- In a synchronous binary counter, the flip-flop in the least significant position is complemented with every pulse.
- A flip-flop in any other position is complemented when all the bits in the lower significant positions are equal to 1.
- The counter is enabled by Count\_enable.

#### **Countdown Binary Counter?**

- A bit in any other position is complemented if all lower significant bits are equal to 0.
- Inputs to the AND gates must come from the complemented outputs of the previous flip-flops.

**Table 6.4** *Binary Count Sequence* 

|                |                |                |                | _ |
|----------------|----------------|----------------|----------------|---|
| A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |   |
| 0              | 0              | 0              | 0              |   |
| 0              | 0              | 0              | 1              |   |
| 0              | 0              | 1              | 0              |   |
| 0              | 0              | 1              | 1              |   |
| 0              | 1              | 0              | 0              |   |
| 0              | 1              | 0              | 1              |   |
| 0              | 1              | 1              | 0              |   |
| 0              | 1              | 1              | 1              |   |
| 1              | 0              | 0              | 0              |   |
|                |                |                |                |   |









#### 4-bit up/down binary counter



| Up | Down | Operation     |
|----|------|---------------|
| 1  | 0    | Up counting   |
| 0  | 1    | Down counting |
| 0  | 0    | No change     |
| 1  | 1    | Up counting   |



CLK



**FIGURE 6.13** 

Four-bit up-down binary counter

#### **BCD Counter**

**Table 6.5** *State Table for BCD Counter* 

| Р                     | Present State |                |       |                       | Next State |                | Output                | FI | ip-Flo          | p Inpu          | ıts             |                 |
|-----------------------|---------------|----------------|-------|-----------------------|------------|----------------|-----------------------|----|-----------------|-----------------|-----------------|-----------------|
| <b>Q</b> <sub>8</sub> | $Q_4$         | Q <sub>2</sub> | $Q_1$ | <b>Q</b> <sub>8</sub> | $Q_4$      | Q <sub>2</sub> | <b>Q</b> <sub>1</sub> | y  | TQ <sub>8</sub> | TQ <sub>4</sub> | TQ <sub>2</sub> | TQ <sub>1</sub> |
| 0                     | 0             | 0              | 0     | 0                     | 0          | 0              | 1                     | 0  | 0               | 0               | 0               | 1               |
| 0                     | 0             | 0              | 1     | 0                     | 0          | 1              | 0                     | 0  | 0               | 0               | 1               | 1               |
| 0                     | 0             | 1              | 0     | 0                     | 0          | 1              | 1                     | 0  | 0               | 0               | 0               | 1               |
| 0                     | 0             | 1              | 1     | 0                     | 1          | 0              | 0                     | 0  | 0               | 1               | 1               | 1               |
| 0                     | 1             | 0              | 0     | 0                     | 1          | 0              | 1                     | 0  | 0               | 0               | 0               | 1               |
| 0                     | 1             | 0              | 1     | 0                     | 1          | 1              | 0                     | 0  | 0               | 0               | 1               | 1               |
| 0                     | 1             | 1              | 0     | 0                     | 1          | 1              | 1                     | 0  | 0               | 0               | 0               | 1               |
| 0                     | 1             | 1              | 1     | 1                     | 0          | 0              | 0                     | 0  | 1               | 1               | 1               | 1               |
| 1                     | 0             | 0              | 0     | 1                     | 0          | 0              | 1                     | 0  | 0               | 0               | 0               | 1               |
| 1                     | 0             | 0              | 1     | 0                     | 0          | 0              | 0                     | 1  | 1               | 0               | 0               | 1               |

#### Simplified functions:

$$T_{Q1} = 1$$
 $T_{Q2} = Q_8'Q_1$ 
 $T_{Q4} = Q_2Q_1$ 
 $T_{Q8} = Q_8Q_1 + Q_4Q_2Q_1$ 
 $y = Q_8Q_1$ 

#### Generate any count sequence

E.g.: BCD counter ← Counter w/ parallel load



#### **FIGURE 6.15**

Two ways to achieve a BCD counter using a counter with parallel load

#### **Counter with Unused States**

- *n* flip-flops  $\Rightarrow 2^n$  binary states
- Unused states
  - states that are not used in specifying the FSM
  - may be treated as don't-care conditions or may be assigned specific next states
- Self-correcting counter
  - Ensure that when a ckt enter one of its unused states, it eventually goes into one of the valid states after one or more clock pulses so it can resume normal operation.
    - ⇒ Analyze the ckt to determine the next state from an unused state after it is designed

#### **Counter with Unused States**

**Table 6.7** *State Table for Counter* 

| Pre | sent S | State | Next State |   |   | Flip-Flop Inputs |                |                       |                |    |    |
|-----|--------|-------|------------|---|---|------------------|----------------|-----------------------|----------------|----|----|
| A   | В      | С     | A          | В | С | J <sub>A</sub>   | K <sub>A</sub> | <b>J</b> <sub>B</sub> | K <sub>B</sub> | Jc | Kc |
| 0   | 0      | 0     | 0          | 0 | 1 | 0                | X              | 0                     | X              | 1  | X  |
| 0   | 0      | 1     | 0          | 1 | 0 | 0                | X              | 1                     | X              | X  | 1  |
| 0   | 1      | 0     | 1          | 0 | 0 | 1                | X              | X                     | 1              | 0  | X  |
| 1   | 0      | 0     | 1          | 0 | 1 | X                | 0              | 0                     | X              | 1  | X  |
| 1   | 0      | 1     | 1          | 1 | 0 | X                | 0              | 1                     | X              | X  | 1  |
| 1   | 1      | 0     | 0          | 0 | 0 | X                | 1              | X                     | 1              | 0  | X  |

Two unused states: 011 & 111

The simplified flip-flop input equations:

$$J_A = B, K_A = B$$

$$J_B = C, K_B = 1$$

$$J_{C} = B', K_{C} = 1$$







- A *ring counter* is a circular shift register w/ only one flip-flop being set at any particular time, all others are cleared (initial value = 1 0 0 ... 0)
- The initial value of the register is 1000 and requires Preset/Clear flip-flops.

• The single bit is shifted from one flip-flop to the next to produce the sequence

of timing signals.

| $T_0$ | $T_1$ | $T_2$ | $T_3$ |
|-------|-------|-------|-------|
| 1     | 0     | 0     | 0     |
| 0     | 1     | 0     | 0     |
| 0     | 0     | 1     | 0     |
| 0     | 0     | 0     | 1     |
| 1     | 0     | 0     | 0     |



(a) Ring-counter (initial value = 1000)

# FIGURE 6.17 Generation of timing signals



Example: A 6-bit (MOD-6) ring counter.



| Clock      | $Q_0$ | $Q_1$ | $Q_2$ | $Q_3$ | $Q_4$ | $Q_5$ |
|------------|-------|-------|-------|-------|-------|-------|
| <b>→</b> 0 | 1     | 0     | 0     | 0     | 0     | 0     |
| 1          | 0     | 1     | 0     | 0     | 0     | 0     |
| 2          | 0     | 0     | 1     | 0     | 0     | 0     |
| 3          | 0     | 0     | 0     | 1     | 0     | 0     |
| 4          | 0     | 0     | 0     | 0     | 1     | 0     |
| <b>└</b> 5 | 0     | 0     | 0     | 0     | 0     | 1_    |



- Application of counters
  - Counters may be used to generate timing signals to control the sequence of operations in a digital system.
- Simple approach for generating 2<sup>n</sup> timing signals
  - 1.a shift register w/  $2^n$  flip-flops
  - 2.an *n*-bit binary counter together w/ an *n*-to- $2^n$ -line decoder



(a) Ring-counter (initial value = 1000)





FIGURE 6.17
Generation of timing signals



- It is also possible to generate the timing signals with a combination of a shift register and a decoder.
- That way, the number of flip-flops is less than that in a ring counter, and the decoder requires only two-input gates. This combination is called a *Johnson counter*.



(a) Ring-counter (initial value = 1000)



**FIGURE 6.17** Generation of timing signals

8 timing signals?

#### Johnson counter

- Ring counter vs. Switch-tail ring counter
  - Ring counter
    - a *k*-bit ring counter circulates a single bit among the flip-flops to provide *k* distinguishable states.
  - Switch-tail ring counter
    - is a circular shift register w/ the complement output of the last flip-flop connected to the input of the first flip-flop
    - a k-bit switch-tail ring counter will go through a sequence of 2k distinguishable states. (initial value = 0.0.0)

# Switch-tail ring counter



| Fli | p-flop                     | outpu                            | ıts                                                                                                                                                       | AND gate required                                    |
|-----|----------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|
| A   | B                          | C                                | E                                                                                                                                                         | for output                                           |
| 0   | 0                          | 0                                | 0                                                                                                                                                         | A'E'                                                 |
| 1   | 0                          | 0                                | 0                                                                                                                                                         | AB'                                                  |
| 1   | 1                          | 0                                | 0                                                                                                                                                         | BC'                                                  |
| 1   | 1                          | 1                                | 0                                                                                                                                                         | CE'                                                  |
| 1   | 1                          | 1                                | 1                                                                                                                                                         | AE                                                   |
| 0   | 1                          | 1                                | 1                                                                                                                                                         | A'B                                                  |
| 0   | 0                          | 1                                | 1                                                                                                                                                         | B'C                                                  |
| 0   | 0                          | 0                                | 1                                                                                                                                                         | C'E                                                  |
| •   | Flij<br>A  0 1 1 1 0 0 0 0 | A B  0 0 1 0 1 1 1 1 1 1 0 1 0 0 | A     B     C       0     0     0       1     0     0       1     1     0       1     1     1       1     1     1       0     1     1       0     0     1 | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ |

(b) Count sequence and required decoding

#### Johnson counter

- a *k*-bit switch-tail ring counter + 2*k* decoding gates
- provide outputs for 2k timing signals
  - E.g.: 4-bit Johnson counter

| Saguanca           | Fli | p-flop | outpu | ats            | AND gate required |  |
|--------------------|-----|--------|-------|----------------|-------------------|--|
| Sequence<br>number |     | В      | C     | $\overline{E}$ | for output        |  |
| 1                  | О   | 0      | 0     | 0              | A'E'              |  |
| 2                  | 1   | O      | O     | O              | AB'               |  |
| 3                  | 1   | 1      | O     | O              | BC'               |  |
| 4                  | 1   | 1      | 1     | O              | CE'               |  |
| 5                  | 1   | 1      | 1     | 1              | AE                |  |
| 6                  | 0   | 1      | 1     | 1              | A'B               |  |
| 7                  | O   | O      | 1     | 1              | B'C               |  |
| 8                  | O   | O      | O     | 1              | C'E               |  |

Valid states:

0, 8, 12, 14, 15, 7, 3, 1, 0,...

**Invalid states:** 

2, 4, 5, 6, 9,10,11,13

(b) Count sequence and required decoding

- The decoding follows a regular pattern:
  - 2 inputs per decoding gate

#### Johnson counter

- Disadv. of the switch-tail ring counter
  - if it finds itself in an unused state, it will persist to circulate in the invalid states and never find its way to a valid state.
  - One correcting procedure:  $D_C = (A + C) B$

#### Summary:

Johnson counters can be constructed for any # of timing sequences:

```
# of flip-flops = 1/2 (the # of timing signals)
```

# of decoding gates = # of timing signals

2-input per gate

#### The End

#### Reference:

1. Digital Design (with an introduction to the Verilog HDL) 6th Edition, M. Morris Mano, Michael D. Ciletti

<u>Note</u>: The slides are supporting materials for the course "Digital Circuits" at IIITDM Kancheepuram. Distribution without permission is prohibited.